FEATURES

- Single supply with operation down to 2.5V
- Low power CMOS technology
  - 1 mA active current (typical)
  - 1 µA standby current (maximum)
- 128 x 8 bit organization (93LC46A)
- 64 x 16 bit organization (93LC46B)
- Self-timed ERASE and WRITE cycles (including auto-erase)
- Automatic ERAL before WRAL
- Power on/off data protection circuitry
- Industry standard 3-wire serial interface
- Device status signal during ERASE/WRITE cycles
- Sequential READ function
- 1,000,000 E/W cycles guaranteed
- Data retention > 200 years
- 8-pin PDIP/SOIC and 8-pin TSSOP packages
- Available for the following temperature ranges:
  - Commercial (C): 0°C to +70°C
  - Industrial (I): -40°C to +85°C

DESCRIPTION

The Microchip Technology Inc. 93LC46AX/BX are 1K-bit, low voltage serial Electrically Erasable PROMs. The device memory is configured as x8 (93LC46A) or x16 bits (93LC46B). Advanced CMOS technology makes these devices ideal for low power nonvolatile memory applications. The 93LC46AX/BX is available in standard 8-pin DIP, 8-pin surface mount SOIC, and TSSOP packages. The 93LC46AX/BX are offered only in a 150-mil SOIC package.

PACKAGE TYPE
1.0 ELECTRICAL CHARACTERISTICS

1.1 Maximum Ratings*

Vcc ................................................................. 7.0V
All inputs and outputs w.r.t. Vss ........... -0.6V to Vcc +1.0V
Storage temperature ........................................... -65°C to +150°C
Ambient temp. with power applied .......... -65°C to +125°C
Soldering temperature of leads (10 seconds) ............+300°C
ESD protection on all pins .................................... 4 kV

*Notice: Stresses above those listed under “Maximum ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### TABLE 1-1 PIN FUNCTION TABLE

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td>Chip Select</td>
</tr>
<tr>
<td>CLK</td>
<td>Serial Data Clock</td>
</tr>
<tr>
<td>DI</td>
<td>Serial Data Input</td>
</tr>
<tr>
<td>DO</td>
<td>Serial Data Output</td>
</tr>
<tr>
<td>VSS</td>
<td>Ground</td>
</tr>
<tr>
<td>NC</td>
<td>No Connect</td>
</tr>
<tr>
<td>VCC</td>
<td>Power Supply</td>
</tr>
</tbody>
</table>

### TABLE 1-2 DC AND AC ELECTRICAL CHARACTERISTICS

All parameters apply over the specified operating ranges unless otherwise noted

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>High level input voltage</td>
<td>Vih1</td>
<td>2.0</td>
<td>Vcc+1</td>
<td>V</td>
<td>2.7V &lt; Vcc &lt;= 6.0V (Note 2)</td>
</tr>
<tr>
<td>Low level input voltage</td>
<td>Vil1</td>
<td>-0.3</td>
<td>0.8</td>
<td>V</td>
<td>Vcc &lt; 2.7V (Note 2)</td>
</tr>
<tr>
<td>High level output voltage</td>
<td>Vol1</td>
<td>0.4</td>
<td>V</td>
<td>V</td>
<td>Vo = 2.1 mA; Vcc = 4.5V</td>
</tr>
<tr>
<td>Low level output voltage</td>
<td>Vol2</td>
<td>0.2</td>
<td>V</td>
<td>V</td>
<td>Vo = 100 μA; Vcc = Vcc Min.</td>
</tr>
<tr>
<td>High level output voltage</td>
<td>Vol1</td>
<td>2.4</td>
<td>—</td>
<td>V</td>
<td>Io = 400 mA; Vcc = 4.5V</td>
</tr>
<tr>
<td>Low level output voltage</td>
<td>Vol2</td>
<td>Vcc/0.2</td>
<td>—</td>
<td>V</td>
<td>Io = 100 μA; Vcc = Vcc Min.</td>
</tr>
<tr>
<td>Input leakage current</td>
<td>IiL</td>
<td>-10</td>
<td>10</td>
<td>μA</td>
<td>Vw = Vss = Vcc</td>
</tr>
<tr>
<td>Output leakage current</td>
<td>IiO</td>
<td>-10</td>
<td>10</td>
<td>μA</td>
<td>Vout = Vss = Vcc</td>
</tr>
<tr>
<td>Pin capacitance</td>
<td>Cin, cout</td>
<td>7</td>
<td>pF</td>
<td></td>
<td>Vw/Vout = 0 V (Notes 1 &amp; 2)</td>
</tr>
<tr>
<td>Operating current</td>
<td>Icc read</td>
<td>1</td>
<td>500</td>
<td>mA</td>
<td>Fclk = 2 MHz; Vcc = 6.0V</td>
</tr>
<tr>
<td>Standby current</td>
<td>Iccs</td>
<td>1</td>
<td>μA</td>
<td></td>
<td>CS = Vss; DI = Vss</td>
</tr>
<tr>
<td>Clock frequency</td>
<td>Fclk</td>
<td>2 MHz</td>
<td>1 MHz</td>
<td></td>
<td>Vcc &gt; 4.5V</td>
</tr>
<tr>
<td>Clock high time</td>
<td>Tckh</td>
<td>250</td>
<td>—</td>
<td>ns</td>
<td>Vcc &lt; 4.5V</td>
</tr>
<tr>
<td>Clock low time</td>
<td>Tclk</td>
<td>250</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Chip select setup time</td>
<td>TsSs</td>
<td>50</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Chip select hold time</td>
<td>TsSh</td>
<td>0</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Chip select low time</td>
<td>TsSl</td>
<td>250</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Data input setup time</td>
<td>Tdis</td>
<td>100</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Data input hold time</td>
<td>TiH</td>
<td>100</td>
<td>—</td>
<td>ns</td>
<td>Relative to CLK</td>
</tr>
<tr>
<td>Data output delay time</td>
<td>Tpd</td>
<td>400</td>
<td>—</td>
<td>ns</td>
<td>Cl = 100 pF</td>
</tr>
<tr>
<td>Data output disable time</td>
<td>TcZ</td>
<td>100</td>
<td>—</td>
<td>ns</td>
<td>Cl = 100 pF (Note 2)</td>
</tr>
<tr>
<td>Status valid time</td>
<td>Tsv</td>
<td>500</td>
<td>—</td>
<td>ns</td>
<td>Cl = 100 pF</td>
</tr>
<tr>
<td>Program cycle time</td>
<td>Twc</td>
<td>6</td>
<td>ms</td>
<td></td>
<td>ERASE/WRIT mode</td>
</tr>
<tr>
<td></td>
<td>Tec</td>
<td>6</td>
<td>ms</td>
<td></td>
<td>ERAL mode</td>
</tr>
<tr>
<td></td>
<td>Twl</td>
<td>15</td>
<td>ms</td>
<td></td>
<td>WRAL mode</td>
</tr>
<tr>
<td>Endurance</td>
<td>—</td>
<td>1M</td>
<td>—</td>
<td>cycles</td>
<td>25°C, Vcc = 5.0V, Block Mode (Note 3)</td>
</tr>
</tbody>
</table>

**Note 1:** This parameter is tested at Tamb = 25°C and Fclk = 1 MHz.

**Note 2:** This parameter is periodically sampled and not 100% tested.

**Note 3:** This application is not tested but guaranteed by characterization. For endurance estimates in a specific application, please consult the Total Endurance Model which may be obtained on our website.
2.0 PIN DESCRIPTION

2.1 Chip Select (CS)
A high level selects the device; a low level deselects the device and forces it into standby mode. However, a programming cycle which is already in progress will be completed, regardless of the Chip Select (CS) input signal. If CS is brought low during a program cycle, the device will go into standby mode as soon as the programming cycle is completed.

CS must be low for 250 ns minimum (T_{CSL}) between consecutive instructions. If CS is low, the internal control logic is held in a RESET status.

2.2 Serial Clock (CLK)
The Serial Clock is used to synchronize the communication between a master device and the 93LC46AX/BX. Opcodes, address, and data bits are clocked in on the positive edge of CLK. Data bits are also clocked out on the positive edge of CLK.

CLK can be stopped anywhere in the transmission sequence (at high or low level) and can be continued anytime with respect to clock high time (T_{CKH}) and clock low time (T_{CKL}). This gives the controlling master freedom in preparing opcode, address, and data.

CLK is a “Don’t Care” if CS is low (device deselected). If CS is high, but the START condition has not been detected, any number of clock cycles can be received by the device without changing its status (i.e., waiting for a START condition).

CLK cycles are not required during the self-timed WRITE (i.e., auto ERASE/WRITE) cycle.

After detection of a START condition the specified number of clock cycles (respectively low to high transitions of CLK) must be provided. These clock cycles are required to clock in all required opcode, address, and data bits before an instruction is executed (Table 2-1 and Table 2-2). CLK and DI then become don’t care inputs waiting for a new START condition to be detected.

2.3 Data In (DI)

Data In (DI) is used to clock in a START bit, opcode, address, and data synchronously with the CLK input.

2.4 Data Out (DO)

Data Out (DO) is used in the READ mode to output data synchronously with the CLK input (T_{PD}) after the positive edge of CLK.

This pin also provides READY/BUSY status information during ERASE and WRITE cycles. READY/BUSY status information is available on the DO pin if CS is brought high after being low for minimum chip select low time (T_{CSL}) and an ERASE or WRITE operation has been initiated.

The status signal is not available on DO, if CS is held low during the entire ERASE or WRITE cycle. In this case, DO is in the HIGH-Z mode. If status is checked after the ERASE/WRITE cycle, the data line will be high to indicate the device is ready.

### TABLE 2-1 INSTRUCTION SET FOR 93LC46A

<table>
<thead>
<tr>
<th>Instruction</th>
<th>SB</th>
<th>Opcode</th>
<th>Address</th>
<th>Data In</th>
<th>Data Out</th>
<th>Req. CLK Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>ERASE</td>
<td>1</td>
<td>11</td>
<td>A6 A5 A4 A3 A2 A1 A0</td>
<td>—</td>
<td>(RDY/BST)</td>
<td>10</td>
</tr>
<tr>
<td>ERAL</td>
<td>1</td>
<td>00</td>
<td>1 0 X X X X X</td>
<td>—</td>
<td>(RDY/BST)</td>
<td>10</td>
</tr>
<tr>
<td>EWDS</td>
<td>1</td>
<td>00</td>
<td>0 0 X X X X X</td>
<td>—</td>
<td>HIGH-Z</td>
<td>10</td>
</tr>
<tr>
<td>EWEN</td>
<td>1</td>
<td>00</td>
<td>1 1 X X X X X</td>
<td>—</td>
<td>HIGH-Z</td>
<td>10</td>
</tr>
<tr>
<td>READ</td>
<td>1</td>
<td>10</td>
<td>A6 A5 A4 A3 A2 A1 A0</td>
<td>—</td>
<td>D7 - D0</td>
<td>18</td>
</tr>
<tr>
<td>WRITE</td>
<td>1</td>
<td>01</td>
<td>A6 A5 A4 A3 A2 A1 A0</td>
<td>D7 - D0</td>
<td>(RDY/BST)</td>
<td>18</td>
</tr>
<tr>
<td>WRAL</td>
<td>1</td>
<td>00</td>
<td>0 1 X X X X X</td>
<td>D7 - D0</td>
<td>(RDY/BST)</td>
<td>18</td>
</tr>
</tbody>
</table>

### TABLE 2-2 INSTRUCTION SET FOR 93LC46B

<table>
<thead>
<tr>
<th>Instruction</th>
<th>SB</th>
<th>Opcode</th>
<th>Address</th>
<th>Data In</th>
<th>Data Out</th>
<th>Req. CLK Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>ERASE</td>
<td>1</td>
<td>11</td>
<td>A5 A4 A3 A2 A1 A0</td>
<td>—</td>
<td>(RDY/BST)</td>
<td>9</td>
</tr>
<tr>
<td>ERAL</td>
<td>1</td>
<td>00</td>
<td>1 0 X X X X X</td>
<td>—</td>
<td>(RDY/BST)</td>
<td>9</td>
</tr>
<tr>
<td>EWDS</td>
<td>1</td>
<td>00</td>
<td>0 0 X X X X X</td>
<td>—</td>
<td>HIGH-Z</td>
<td>9</td>
</tr>
<tr>
<td>EWEN</td>
<td>1</td>
<td>00</td>
<td>1 1 X X X X X</td>
<td>—</td>
<td>HIGH-Z</td>
<td>9</td>
</tr>
<tr>
<td>READ</td>
<td>1</td>
<td>10</td>
<td>A5 A4 A3 A2 A1 A0</td>
<td>—</td>
<td>D15 - D0</td>
<td>25</td>
</tr>
<tr>
<td>WRITE</td>
<td>1</td>
<td>01</td>
<td>A5 A4 A3 A2 A1 A0</td>
<td>D15 - D0</td>
<td>(RDY/BST)</td>
<td>25</td>
</tr>
<tr>
<td>WRAL</td>
<td>1</td>
<td>00</td>
<td>0 1 X X X X X</td>
<td>D15 - D0</td>
<td>(RDY/BST)</td>
<td>25</td>
</tr>
</tbody>
</table>
3.0 FUNCTIONAL DESCRIPTION

Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (CLK). The DO pin is normally held in a HIGH-Z state except when reading data from the device, or when checking the READY/BUSY status during a programming operation. The READY/BUSY status can be verified during an ERASE/WRITE operation by polling the DO pin; DO low indicates that programming is still in progress, while DO high indicates the device is ready. The DO will enter the HIGH-Z state on the falling edge of the CS.

3.1 START Condition

The START bit is detected by the device if CS and DI are both high with respect to the positive edge of CLK for the first time.

Before a START condition is detected, CS, CLK, and DI may change in any combination (except to that of a START condition), without resulting in any device operation (ERASE, ERAL, EWDS, EWEN, READ, WRITE, and WRAL). As soon as CS is high, the device is no longer in the standby mode.

An instruction following a START condition will only be executed if the required amount of opcodes, addresses, and data bits for any particular instruction is clocked in.

After execution of an instruction (i.e., clock in or out of the last required address or data bit) CLK and DI become don’t care bits until a new START condition is detected.

3.2 Data In (DI) and Data Out (DO)

It is possible to connect the Data In (DI) and Data Out (DO) pins together. However, with this configuration, if A0 is a logic-high level, it is possible for a “bus conflict” to occur during the “dummy zero” that precedes the READ operation. Under such a condition the voltage level seen at DO is undefined and will depend upon the relative impedances of DO and the signal source driving A0. The higher the current sourcing capability of A0, the higher the voltage at the DO pin.

3.3 Data Protection

During power-up, all programming modes of operation are inhibited until Vcc has reached a level greater than 2.2V. During power-down, the source data protection circuitry acts to inhibit all programming modes when Vcc has fallen below 2.2V at nominal conditions.

The ERASE/WRITE Disable (EWDS) and ERASE/WRITE Enable (EWDS) commands give additional protection against accidentally programming during normal operation.

After power-up, the device is automatically in the EWDS mode. Therefore, an EWEN instruction must be performed before any ERASE or WRITE instruction can be executed.

FIGURE 3-1: SYNCHRONOUS DATA TIMING

Note: AC Test Conditions: VIL = 0.4V, VIH = 2.4V
3.4 **ERASE**

The ERASE instruction forces all data bits of the specified address to the logical “1” state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 250 ns low (TCSL). DO at logical “0” indicates that programming is still in progress. DO at logical “1” indicates that the register at the specified address has been erased and the device is ready for another instruction.

3.5 **Erase All (ERAL)**

The Erase All (ERAL) instruction will erase the entire memory array to the logical “1” state. The ERAL cycle is identical to the ERASE cycle, except for the different opcode. The ERAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the ERAL cycle.

The DO pin indicates the READY/BUSY status of the device, if CS is brought high after a minimum of 250 ns low (TCSL) and before the entire ERAL cycle is complete.

**FIGURE 3-2: ERASE TIMING**

**FIGURE 3-3: ERAL TIMING**

Guaranteed at Vcc = 4.5V to +6.0V.
3.6 ERASE/WRITE Disable and Enable (EWDS/EWEN)

The 93LC46A/B powers up in the ERASE/WRITE Disable (EWDS) state. All programming modes must be preceded by an ERASE/WRITE Enable (EWEN) instruction. Once the EWEN instruction is executed, programming remains enabled until an EWDS instruction is executed or Vcc is removed from the device. To protect against accidental data disturbance, the EWDS instruction can be used to disable all ERASE/WRITE functions and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions.

FIGURE 3-4: EWDS TIMING

FIGURE 3-5: EWEN TIMING

FIGURE 3-6: READ TIMING

3.7 READ

The READ instruction outputs the serial data of the addressed memory location on the DO pin. A dummy zero bit precedes the 8-bit (93LC46A) or 16-bit (93LC46B) output string. The output data bits will toggle on the rising edge of the CLK and are stable after the specified time delay (Tpd). Sequential read is possible when CS is held high. The memory data will automatically cycle to the next register and output sequentially.
3.8 WRITE

The WRITE instruction is followed by 8 bits (93LC46A) or 16 bits (93LC46B) of data which are written into the specified address. After the last data bit is put on the DI pin, the falling edge of CS initiates the self-timed auto-erase and programming cycle.

The DO pin indicates the READY/BUSY status of the device, if CS is brought high after a minimum of 250 ns low (TCSL) and before the entire write cycle is complete. DO at logical "0" indicates that programming is still in progress. DO at logical "1" indicates that the register at the specified address has been written with the data specified and the device is ready for another instruction.

3.9 Write All (WRAL)

The Write All (WRAL) instruction will write the entire memory array with the data specified in the command. The WRAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the WRAL cycle. The WRAL command does include an automatic ERAL cycle for the device. Therefore, the WRAL instruction does not require an ERAL instruction but the chip must be in the EWEN status.

The DO pin indicates the READY/BUSY status of the device if CS is brought high after a minimum of 250 ns low (TCSL).

FIGURE 3-7: WRITE TIMING

FIGURE 3-8: WRAL TIMING

Guaranteed at Vcc = 4.5V to +6.0V.
93LC46A/B PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>93LC46A/B</th>
<th>/P</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Package:</strong></td>
<td></td>
</tr>
<tr>
<td>P = Plastic DIP (300 mil Body), 8-lead</td>
<td></td>
</tr>
<tr>
<td>SN = Plastic SOIC (150 mil Body), 8-lead</td>
<td></td>
</tr>
<tr>
<td>SM = Plastic SOIC (208 mil Body), 8-lead</td>
<td></td>
</tr>
<tr>
<td>ST = TSSOP, 8-lead</td>
<td></td>
</tr>
<tr>
<td><strong>Temperature Range:</strong></td>
<td></td>
</tr>
<tr>
<td>Blank = 0°C to +70°C</td>
<td></td>
</tr>
<tr>
<td>I = -40°C to +85°C</td>
<td></td>
</tr>
<tr>
<td><strong>Device:</strong></td>
<td></td>
</tr>
<tr>
<td>93LC46A</td>
<td>1K Microwire Serial EEPROM (x8)</td>
</tr>
<tr>
<td>93LC46AT</td>
<td>1K Microwire Serial EEPROM (x8) Tape and Reel</td>
</tr>
<tr>
<td>93LC46AX</td>
<td>1K Microwire Serial EEPROM (x8) in alternate pinout (SN only)</td>
</tr>
<tr>
<td>93LC46AXT</td>
<td>1K Microwire Serial EEPROM (x8) in alternate pinout, Tape and Reel (SN only)</td>
</tr>
<tr>
<td>93LC46B</td>
<td>1K Microwire Serial EEPROM (x16)</td>
</tr>
<tr>
<td>93LC46BT</td>
<td>1K Microwire Serial EEPROM (x16) Tape and Reel</td>
</tr>
<tr>
<td>93LC46BX</td>
<td>1K Microwire Serial EEPROM (x16) in alternate pinout (SN only)</td>
</tr>
<tr>
<td>93LC46BXT</td>
<td>1K Microwire Serial EEPROM (x16) in alternate pinout, Tape and Reel (SN only)</td>
</tr>
</tbody>
</table>

Sales and Support

Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277
3. The Microchip Worldwide Web Site (www.microchip.com)
AMERICAS
Corporate Office
Microchip Technology Inc.
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 602-786-7200 Fax: 602-786-7277
Technical Support: 602-786-7627
Web: http://www.microchip.com

Atlanta
Microchip Technology Inc.
500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel: 770-640-0034 Fax: 770-640-0307

Boston
Microchip Technology Inc.
5 Mount Royal Avenue
Marlborough, MA 01752
Tel: 508-480-8900 Fax: 508-480-8575

Chicago
Microchip Technology Inc.
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075

Dallas
Microchip Technology Inc.
14651 Dallas Parkway, Suite 816
Dallas, TX 75240-8809
Tel: 972-991-7177 Fax: 972-991-8588

Dayton
Microchip Technology Inc.
Two Prestige Place, Suite 150
Miamisburg, OH 45342
Tel: 937-291-1654 Fax: 937-291-9175

Detroit
Microchip Technology Inc.
42705 Grand River, Suite 201
Novi, MI 48375-1727
Tel: 248-374-1888 Fax: 248-374-2878

Los Angeles
Microchip Technology Inc.
18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel: 714-263-1888 Fax: 714-263-1338

New York
Microchip Technology Inc.
150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel: 516-273-5305 Fax: 516-273-5335

San Jose
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7960 Fax: 408-436-7955

AMERICAS (continued)

Toronto
Microchip Technology Inc.
5925 Airport Road, Suite 200
Mississauga, Ontario L4V 1W1, Canada
Tel: 905-405-6279 Fax: 905-405-6253

ASIA/PACIFIC

Hong Kong
Microchip Asia Pacific
P.O. Box 11073
2323 Hong Kong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2-401-1200 Fax: 852-2-401-3431

India
Microchip Technology Inc.
India Liaison Office
No. 6, Legacy, Convent Road
Bangalore 560 025, India
Tel: 91-80-229-0061 Fax: 91-80-229-0062

Japan
Microchip Technology Intl. Inc.
Benex S-1 6F
3-18 26, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa 222-0033 Japan
Tel: 81-45-471-6166 Fax: 81-45-471-6122

Korea
Microchip Technology Korea
168-1, Youngho Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea
Tel: 82-2-554-7200 Fax: 82-2-558-5934

Shanghai
Microchip Technology
RM 406 Shangha Golden Bridge Bldg.
2077 Yan’an Road West, Hong Qiao District
Shanghai, PRC 200335
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

ASIA/PACIFIC (continued)

Singapore
Microchip Technology Singapore Pte Ltd.
200 Middle Road
#07-02 Prime Centre
Singapore 049980
Tel: 65-334-8870 Fax: 65-334-8850

Taiwan, R.O.C
Microchip Technology Taiwan
10F-1C 207
Tung Hue North Road
Taipei, Taiwan, ROC
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

EUROPE

United Kingdom
Arizona Microchip Technology Ltd.
505 Eskdale Road
Winsorsh Triangle
Wokingham
Berks, England RG14 5TU
Tel: 44-1189-21-5858 Fax: 44-1189-21-5835

France
Arizona Microchip Technology SARL
Zone Industrielle de la Bonde
2 Rue du Buissou aux Fraises
91300 Massy, France
Tel: 33-1-69-93-30-20 Fax: 33-1-69-30-90-79

Germany
Arizona Microchip Technology GmbH
Gustav-Heinemann-Ring 125
D-81799 München, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

Italy
Arizona Microchip Technology SRL
Centro Direzionale Colonnei
Palazzo Taurus 1 V.Le Colonnei 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-39-6899039 Fax: 39-39-6899868

Production and service facilities conform to the stringent quality standards of the International Standard Organization (ISO).