FEATURES
Operation From 3.5 V to 18 V Input Voltage
Ultrahigh Efficiency > 95%
Low Shutdown Current
Current Mode Operation for Excellent Line and Load Transient Response
High Efficiency Maintained Over Wide Current Range
Logic Controlled Micropower Shutdown
Short Circuit Protection
Very Low Dropout Operation
Synchronous FET Switching for High Efficiency
Adaptive Nonoverlap Gate Drives

APPLICATIONS
Notebook and Palmtop Computers
Portable Instruments
Battery Operated Digital Devices
Industrial Power Distribution
Avionics Systems
Telecom Power Supplies
GPS Systems
Cellular Telephones

GENERAL DESCRIPTION
The ADP1148 is part of a family of synchronous step-down switching regulator controllers featuring automatic sleep mode to maintain high efficiencies at low output currents. These devices drive external complementary power MOSFETs at switching frequencies up to 250 kHz using a constant off-time current-mode architecture.

The constant off-time architecture maintains constant ripple current in the inductor, easing the design of wide input range converters. Current-mode operation provides excellent line and load transient response. The operating current level is user programmable via an external current sense resistor.

The ADP1148 incorporates automatic Power Saving Sleep Mode operation when load currents drop below the level required for continuous operation. In sleep mode, standby power is reduced to only about 2 mW at V_IN = 10 V. In shutdown, both MOSFETs are turned off.

TYPICAL APPLICATIONS

Figure 1. High Efficiency Step-Down Converter

Figure 2. ADP1148-5 Typical Efficiency
## ADP1148, ADP1148-3.3, ADP1148-5 - Specifications

### Electrical Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Feedback Voltage</td>
<td>V&lt;sub&gt;10&lt;/sub&gt;</td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 9 V</td>
<td>1.21</td>
<td>1.25</td>
<td>1.29</td>
<td>V</td>
</tr>
<tr>
<td>Feedback Current</td>
<td>I&lt;sub&gt;10&lt;/sub&gt;</td>
<td></td>
<td>0.2</td>
<td>1.0</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Regulated Output Voltage</td>
<td>V&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 9 V</td>
<td>3.23</td>
<td>3.33</td>
<td>3.43</td>
<td>V</td>
</tr>
<tr>
<td>Output Voltage Line Regulation</td>
<td>dV&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>T&lt;sub&gt;A&lt;/sub&gt; = +25°C, V&lt;sub&gt;IN&lt;/sub&gt; = 7 V to 12 V, I&lt;sub&gt;LOAD&lt;/sub&gt; = 50 mA</td>
<td>-40</td>
<td>+40</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Output Voltage Load Regulation</td>
<td>dV&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>5 mA &lt; I&lt;sub&gt;LOAD&lt;/sub&gt; &lt; 2 A</td>
<td>40</td>
<td>65</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Sleep Mode Output Ripple</td>
<td>dV&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>I&lt;sub&gt;LOAD&lt;/sub&gt; = 0 A</td>
<td>50</td>
<td></td>
<td></td>
<td>mV p-p</td>
</tr>
<tr>
<td>Input DC Supply Current</td>
<td>I&lt;sub&gt;Q&lt;/sub&gt;</td>
<td>T&lt;sub&gt;A&lt;/sub&gt; = +25°C</td>
<td>1.6</td>
<td>1.8</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Current Sense Threshold Voltage</td>
<td>V&lt;sub&gt;B-V7&lt;/sub&gt;</td>
<td>V&lt;sub&gt;B&lt;/sub&gt; = V&lt;sub&gt;OUT&lt;/sub&gt;/4 + 25 mV (Forced), V&lt;sub&gt;7&lt;/sub&gt; = 5 V, T&lt;sub&gt;A&lt;/sub&gt; = +25°C</td>
<td>25</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Shutdown Pin Threshold</td>
<td>V&lt;sub&gt;10&lt;/sub&gt;</td>
<td>T&lt;sub&gt;A&lt;/sub&gt; = +25°C</td>
<td>0.6</td>
<td>0.8</td>
<td>2.0</td>
<td>V</td>
</tr>
<tr>
<td>Shutdown Pin Input Current</td>
<td>I&lt;sub&gt;10&lt;/sub&gt;</td>
<td>0 V &lt; V&lt;sub&gt;SHUTDOWN&lt;/sub&gt; &lt; 8 V, V&lt;sub&gt;IN&lt;/sub&gt; = 18 V</td>
<td>1.2</td>
<td>5.0</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>C&lt;sub&gt;T&lt;/sub&gt; Pin Discharge Current</td>
<td>I&lt;sub&gt;4&lt;/sub&gt;</td>
<td>T&lt;sub&gt;A&lt;/sub&gt; = +25°C, V&lt;sub&gt;OUT&lt;/sub&gt; in Regulation, V&lt;sub&gt;3&lt;/sub&gt; = V&lt;sub&gt;OUT&lt;/sub&gt;, V&lt;sub&gt;OUT&lt;/sub&gt; = 0 V</td>
<td>50</td>
<td>65</td>
<td>90</td>
<td>µA</td>
</tr>
<tr>
<td>Off-Time</td>
<td>t&lt;sub&gt;OFF&lt;/sub&gt;</td>
<td>C&lt;sub&gt;T&lt;/sub&gt; = 390 pF, I&lt;sub&gt;LOAD&lt;/sub&gt; = 700 mA</td>
<td>4</td>
<td>5</td>
<td>6</td>
<td>µs</td>
</tr>
<tr>
<td>Driver Output Transition Times</td>
<td>t&lt;sub&gt;r&lt;/sub&gt;, t&lt;sub&gt;f&lt;/sub&gt;</td>
<td>C&lt;sub&gt;L&lt;/sub&gt; = 3000 pF (Pins 1, 14)</td>
<td>100</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

### Notes

1. All limits at temperature extremes are guaranteed via correlation using standard Quality Control methods. Specifications subject to change without notice.
2. T<sub>J</sub> is calculated from the ambient temperature T<sub>A</sub> and power dissipation P<sub>D</sub> according to the following formulas:
   - ADP1148AR, ADP1148AR-3.3, ADP1148AR-5: T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> × 110°C/W)
   - ADP1148AN, ADP1148AN-3.3, ADP1148AN-5: T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> × 70°C/W)
3. Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. The allowable operating frequency may be limited by power dissipation at high input voltages.
4. The ADP1148 version is tested with external feedback resistors, setting the nominal output voltage to 3.3 V.

Specifications subject to change without notice.
# ELECTRICAL CHARACTERISTICS

(-40°C ≤ T_a ≤ +85°C, V_in = 10 V, V_shutdown = 0 V, unless otherwise noted. See Figure 17.)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>FEEDBACK VOLTAGE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADP1148 Only</td>
<td>V_{10}</td>
<td>V_in = 9 V</td>
<td>1.20</td>
<td>1.25</td>
<td>1.30</td>
<td>V</td>
</tr>
<tr>
<td>REGULATED OUTPUT VOLTAGE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADP1148-3.3</td>
<td>V_{OUT}</td>
<td>V_in = 9 V, I_{LOAD} = 700 mA</td>
<td>3.17</td>
<td>3.33</td>
<td>3.4</td>
<td>V</td>
</tr>
<tr>
<td>ADP1148-5</td>
<td></td>
<td></td>
<td>4.85</td>
<td>5.05</td>
<td>5.2</td>
<td>V</td>
</tr>
<tr>
<td>INPUT DC SUPPLY CURRENT³</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normal Mode (ADP1148-3)</td>
<td>I_0</td>
<td>V_in = 4 V &lt; V_in &lt; 18 V</td>
<td>160</td>
<td>280</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Sleep Mode (ADP1148-5)</td>
<td></td>
<td></td>
<td>160</td>
<td>280</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Shutdown</td>
<td></td>
<td></td>
<td>10</td>
<td>24</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>CURRENT SENSE THRESHOLD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOLTAGE⁴</td>
<td>V_{8-V7}</td>
<td>V_5 = V_{OUT}/4 + 25 mV (Forced),</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>ADP1148 Only</td>
<td></td>
<td>V_7 = 5 V</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>ADP1148-3.3</td>
<td></td>
<td>V_5 = V_{OUT}/4 - 25 mV (Forced),</td>
<td>115</td>
<td>150</td>
<td>175</td>
<td>mV</td>
</tr>
<tr>
<td>ADP1148-5</td>
<td></td>
<td>V_7 = V_{OUT} + 100 mV (Forced)</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>SHUTDOWN PIN THRESHOLD</td>
<td></td>
<td></td>
<td>0.55</td>
<td>0.8</td>
<td>2</td>
<td>V</td>
</tr>
<tr>
<td>OFF-TIME</td>
<td>t_{OFF}</td>
<td>C_T = 390 pF, I_{LOAD} = 700 mA</td>
<td>4</td>
<td>5</td>
<td>6.2</td>
<td>µs</td>
</tr>
</tbody>
</table>

**NOTES**

³ All limits at temperature extremes are guaranteed via correlation using standard Quality Control method.

⁴ T_j is calculated from the ambient temperature T_a and power dissipation P_D according to the following formulas:

   ADP1148AR, ADP1148AR-3, ADP1148AR-5:  T_j = T_a + (P_D × 110°C/W)

   ADP1148AN, ADP1148AN-3, ADP1148AN-5:  T_j = T_a + (P_D × 70°C/W)

³ Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. The allowable operating frequency may be limited by power dissipation at high input voltages.

⁴ The ADP1148 version is tested with external feedback resistors setting the nominal output voltage to 3.3 V.

Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS

- Input Supply Voltage (Pin 3) ................. -0.3 V to +20 V
- Continuous Output Currents (Pins 1, 14) ............ 50 mA
- Sense Voltages (Pins 7, 8) ................. -0.3 V to V_{CC}
- Operating Temperature Range ................. 0°C to +70°C
- Extended Commercial Temperature Range ......... -40°C to +150°C
- Junction Temperature ....................... 150°C
- Storage Temperature Range .................... -65°C to +150°C
- Lead Temperature (Soldering, 10 sec) .......... 300°C

## ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Output Voltage</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADP1148AN</td>
<td>ADJ</td>
<td>Plastic DIP</td>
<td>N-14</td>
</tr>
<tr>
<td>ADP1148AR</td>
<td>ADJ</td>
<td>Small Outline Package</td>
<td>SO-14</td>
</tr>
<tr>
<td>ADP1148AN-3.3</td>
<td>3.3 V</td>
<td>Plastic DIP</td>
<td>N-14</td>
</tr>
<tr>
<td>ADP1148AR-3.3</td>
<td>3.3 V</td>
<td>Small Outline Package</td>
<td>SO-14</td>
</tr>
<tr>
<td>ADP1148AN-5</td>
<td>5 V</td>
<td>Plastic DIP</td>
<td>N-14</td>
</tr>
<tr>
<td>ADP1148AR-5</td>
<td>5 V</td>
<td>Small Outline Package</td>
<td>SO-14</td>
</tr>
</tbody>
</table>
### PIN FUNCTION DESCRIPTIONS

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Mnemonic</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>P-Channel Drive</td>
<td>High Current Gate Drive for Top P-Channel MOSFET. The voltage swing at Pin 4 is from $V_{IN}$ to ground.</td>
</tr>
<tr>
<td>2</td>
<td>NC</td>
<td>No Connection.</td>
</tr>
<tr>
<td>3</td>
<td>$V_{IN}$</td>
<td>Input Voltage.</td>
</tr>
<tr>
<td>4</td>
<td>$C_T$</td>
<td>External Capacitor $C_T$ from Pin 4 to Ground Sets the Operating Frequency. The frequency is also dependent on the ratio $V_{OUT}/V_{IN}$.</td>
</tr>
<tr>
<td>5</td>
<td>Int $V_{CC}$</td>
<td>Internal Supply Voltage, Nominally 3.3 V. Must be decoupled to signal ground. Do not externally load this pin.</td>
</tr>
<tr>
<td>6</td>
<td>$I_{TH}$</td>
<td>Error Amplifier Decoupling Point. The current comparator threshold increases with the Pin 7 voltage.</td>
</tr>
<tr>
<td>7</td>
<td>Sense-</td>
<td>Connects to internal resistive divider that sets the output voltage in ADP1148-3.3 and ADP1148-5 versions. Pin 7 is also the (-) input for the current comparator.</td>
</tr>
<tr>
<td>8</td>
<td>Sense+</td>
<td>The (+) Input for the Current Comparator. A built-in offset between Pins 7 and 8, in conjunction with $R_{SENSE}$, sets the current trip threshold.</td>
</tr>
<tr>
<td>9</td>
<td>$V_{FB}$</td>
<td>For the ADP1148 adjustable version, Pin 9 serves as the feedback pin from an external resistive divider used to set the output voltage. On ADP1148-3.3 and ADP1148-5 versions, this pin is not used.</td>
</tr>
<tr>
<td>10</td>
<td>Shutdown</td>
<td>Taking Pin 10 of the ADP1148, ADP1148-3.3 or ADP1148-5 high holds both MOSFETs off. Must be at ground potential for normal operation.</td>
</tr>
<tr>
<td>11</td>
<td>Signal GND</td>
<td>Small Signal Ground. Must be routed separately from other grounds to the (-) terminal of $C_{OUT}$.</td>
</tr>
<tr>
<td>12</td>
<td>Power GND</td>
<td>Driver Power Ground. Connects to source of N-channel MOSFET and the (-) terminal of $C_{IN}$.</td>
</tr>
<tr>
<td>13</td>
<td>NC</td>
<td>No Connection.</td>
</tr>
<tr>
<td>14</td>
<td>N-Channel Drive</td>
<td>High Current Drive for bottom N-channel MOSFET. The voltage swing at Pin 13 is from ground to $V_{IN}$.</td>
</tr>
</tbody>
</table>

### PIN CONFIGURATIONS

**14-Lead Plastic DIP**

**14-Lead Plastic SO**

---

**CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP1148, ADP1148-3.3, ADP1148-5 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
Typical Performance Characteristics—ADP1148, ADP1148-3.3, ADP1148-5

Figure 3. Selecting $R_{\text{SENSE}}$ vs. Maximum Output Current

Figure 4. Operating Frequency vs. Timing Capacitor Value

Figure 5. Selecting Minimum Output Capacitor vs. $(V_{\text{IN}} - V_{\text{OUT}})$ and Inductor

Figure 6. Typical Efficiency Losses

Figure 7. Efficiency vs. Input Voltage

Figure 8. ADP1148-5 Output Voltage Change vs. Input Voltage

Figure 9. Load Regulation

Figure 10. DC Supply Current

Figure 11. Supply Current in Shutdown
ADP1148, ADP1148-3.3, ADP1148-5 – Typical Performance Characteristics

Figure 12. Operating Frequency vs. (VIN–VOUT)

Figure 13. Gate Charge Supply Current

Figure 14. Off Time vs. VOUT

Figure 15. Current Sense Threshold Voltage
APPLICATIONS

The ADP1148 uses a current-mode, constant off-time structure to switch a pair of external complementary N-channel and P-channel MOSFETs. The operating frequency of the device is determined by the value of the external capacitor connected to the CT pin.

The output voltage is sensed by an internal voltage divider which is connected to the Sense(-) pin (ADP1148-3.3 and ADP1148-5) or an external voltage divider returned to VIN (ADP1148). A voltage comparator V, and a gain block G compare the values of the divided output voltage with a reference voltage of 1.25 V.

To maximize the efficiency, the ADP1148 automatically switches between two operational modes, power-saving and continuous. The Flip-Flop 1 is the main control element when the device is in its power-saving mode while the gain block is the main control when the output voltage moves to continuous mode. During the continuous mode of the PMOS switch on-cycle, the current comparator C, monitors the voltage between Sense(-) and Sense(+). When the voltage level reaches the threshold level, the P drive output is switched to VIN which turns off the P-channel MOSFET. The timing capacitor CT is now able to discharge at a rate determined by the off-time controller. The discharge current is made to be proportional to the value of the output voltage (measured at the Sense(-) pin) to model the inductor current which decays at a rate which is proportional to the output voltage. While the timing capacitor is discharging, the N drive output goes to VIN, turning on the N-channel MOSFET. When the voltage level on the timing capacitor has discharged to the threshold voltage level VTH1, comparator T switches setting Flip-Flop 1. This forces the N drive to go off and the P drive output low and subsequently turns the P-channel MOSFET on. The sequence is then repeated. As load current increases, the output voltage starts to reduce. This results in the output of the gain circuit increasing the level of the current comparator threshold, thus tracking the load current.

At very low load currents the power-saving sequence will be interrupted by the Set of Flip-Flop 2, by voltage comparator B, which also monitors the voltage across RSENSE. When the load current decreases to half the designed inductor ripple current, the voltage across RSENSE will reverse polarity. When this happens, comparator B will set the Q-bar output of Flip-Flop 2, which will go to logic zero state and interrupt the cycle-by-cycle operation and inhibit the output FET-driver. The output of the power supply storage capacitor will slowly be drained by the load and the output voltage starts decreasing. When this decreased voltage exceeds the VDS of comparator V, this in turn will reset Flip-Flop 2, and normal cycle-by-cycle operation will resume. If the load is very small, it will take a long time for Flip-Flop 2 to reset, and during that time the oscillator capacitor may discharge below VTH2. At the point at which the timing capacitor discharges below VTH2, comparator T trips causing the internal sleep-bar to go low. The circuit is now in sleep mode and the N-channel Power MOSFET remains turned off. While the circuit remains in this mode, a significant amount of the circuit of the IC is turned off dropping the ground current from approximately 1.6 mA to a level of 160 μA. In this state the load current is supplied by the output capacitor. The sleep mode is also terminated by the reset of Flip-Flop 2.

To prevent both the external MOSFETs from ever being turned on simultaneously, feedback is incorporated to sense the state of the driver output pins.

Before the N drive output can go high, the P drive output must also be high. Likewise, the P drive output is unable to go low while the N drive output is high. By utilizing a constant off-time structure, the device operation is a function of the input voltage. To limit the effect of frequency variation as the device approaches dropout, the controller begins to increase the discharge current as VIN drops below VOUT +1.5 V. While the device is in dropout, the P-channel MOSFET is on constantly.

**RSENSE Selection For Output Current**

The choice of RSENSE is based on the required output current. The ADP1148 current comparator has a threshold range which extends from 0 mV to a maximum of 150 mV/RSENSE. The current comparator threshold sets the peak of the inductor current, yielding a maximum output current IMAX equal to the peak value less half the peak-to-peak ripple current. The ADP1148 operates effectively with values of RSENSE from 20 mΩ to 200 mΩ. A graph for selecting RSENSE versus maximum output current is given in Figure 3. Solving for RSENSE and allowing a margin for variations in the ADP1148 and external component values yields:

\[ R_{SENSE} = 100 \text{ mV} / I_{MAX} \]

The peak short circuit current, (I_{SC(PK)}) tracks I_{MAX}. Once RSENSE has been chosen, I_{SC(PK)} can be predicted from the following equation:

\[ I_{SC(PK)} = 150 \text{ mV} / R_{SENSE} \]

The load current, below which power-saving mode commences (I_{POWER-SAVING}) is determined by the offset in comparator B and the value of the inductor chosen. Comparator B is designed to have approximately 5 mV offset. This offset and the inductor can now be used to predict the power saving mode current as follows:

\[ I_{POWER-SAVING} \approx 5 \text{ mV} / R_{SENSE} + V_{D} \times t_{OFF} / 2 \times L \]

The ADP1148 automatically extends tOFF during a short circuit to provide adequate time for the inductor current to decay between switch cycles. The resulting ripple current causes the average short circuit current, I_{SC(AVG)}, to be lowered to approximately I_{MAX}.

**L and CT Selection for Operating Frequency**

The ADP1148 uses a constant off-time architecture with tOFF determined by an external timing capacitor CT. Each time the P-channel MOSFET switch turns on, the voltage on CT is reset to approximately 3.3 V. During the off time, CT is discharged by a current which is proportional to VOUT. The voltage on CT is analogous to the current in inductor L, which likewise decays at a rate proportional to VOUT. Therefore, the inductor value must track the timing capacitor value.

The value of CT is calculated from the preferred continuous mode operating frequency:

\[ C_{T} = 1 / 2.6 \times 10^{4} \times f \]

Assumes V_IN = 2 V_OUT (Figure 1 circuit).

A graph for selecting CT versus frequency including the effects of input voltage is given in Figure 5.

---

* Component, voltage, current, etc., values are in SI-units (international standard) unless otherwise indicated.
ADP1148, ADP1148-3.3, ADP1148-5

As the operating frequency is increased, the gate charge losses will cause reduced efficiency (see Efficiency section). The full formula for operating frequency is given by:

\[ f = \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right) \frac{1}{t_{\text{OFF}}} \]

where \( t_{\text{OFF}} = 1.3 \times 10^4 \times C_T \times V_{\text{REG}}/V_{\text{OUT}} \).

\( V_{\text{REG}} \) is the desired output voltage (i.e., 5 V or 3.3 V), \( V_{\text{OUT}} \) is the measured output voltage. Thus, \( V_{\text{REG}}/V_{\text{OUT}} = 1 \) in regulation.

Note that as \( V_{\text{IN}} \) reduces, the frequency also decreases. When the input to output voltage differential drops below 1.5 V, the ADP1148 reduces \( t_{\text{OFF}} \) by increasing the discharge current in \( C_T \). This prevents audible operation before the device goes into dropout.

Once the frequency has been set by \( C_T \), the inductor \( L \) must be chosen to provide no more than 25 mV/\( R_{\text{SENSE}} \) of peak-to-peak inductor ripple current. This is set by the equation:

\[ \frac{25 \, \text{mV}}{R_{\text{SENSE}}} = \frac{V_{\text{OUT}} \times t_{\text{OFF}}}{L_{\text{MIN}}} \]

or

\[ L_{\text{MIN}} = \frac{V_{\text{OUT}} \times t_{\text{OFF}} \times R_{\text{SENSE}}}{25 \, \text{mV}} \]

Substituting for \( t_{\text{OFF}} \) from above gives the minimum required inductor value of:

\[ L_{\text{MIN}} = 5.1 \times 10^4 \times R_{\text{SENSE}} \times C_T \times V_{\text{REG}} \]

As the inductor value increases above the minimum value, the ESR requirements for the output capacitor are relaxed at the expense of efficiency. If too small an inductor is used, the inductor current will decrease past zero and change polarity. A result of this occurrence will be that the ADP1148 may not be in power saving mode operation and efficiency will be significantly reduced at low currents.

**Inductor Core**

Once the minimum value for \( L \) is known, the selection of the inductor must be made. High efficiency converters generally cannot accommodate the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy (MPP), or Kool Mu® cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses decrease. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss, so design goals can focus on copper loss and preventing saturation. Ferrite core material saturates “hard,” which causes the inductance to collapse abruptly when the peak design current is exceeded. This results in a sharp increase in inductor ripple current and subsequently output voltage ripple which can cause the power saving mode operation to be falsely triggered in the ADP1148. To prevent this action from occurring, do not allow the core to saturate!

Molypermalloy from Magnetics, Inc., is a very good, low loss core material for toroids, but it is more expensive than ferrite. A reasonable compromise from the same manufacturer is Kool Mu® toroids. These are very space efficient, especially when you can use several layers of wire. Because they generally lack a bobbin, mounting is more difficult. Many new designs for surface mount components are also available from Coiltronics which do not increase the component height significantly.

**Power MOSFET**

Two external power MOSFETs must be selected for use with the ADP1148, a P-channel MOSFET for the main switch, and an N-channel MOSFET for the synchronous switch. The main selection parameters for the power MOSFETs are the threshold voltage \( V_{\text{GS(th)}} \) and on resistance \( R_{\text{DS(on)}} \).

The minimum input voltage dictates whether standard threshold or logic-level threshold MOSFETs must be used. For \( V_{\text{IN}} > 8 \, \text{V} \), standard threshold MOSFETs (\( V_{\text{GS(th)}} < 4 \, \text{V} \)) may be used. If \( V_{\text{IN}} \) is expected to drop below 8 V, logic-level threshold MOSFETs (\( V_{\text{GS(th)}} < 2.5 \, \text{V} \)) are strongly recommended. When logic-level MOSFETs are used, the ADP1148 supply voltage must be less than the absolute maximum \( V_{\text{GS}} \) rating for the MOSFETs (e.g., \( \pm 8 \, \text{V} \) for IRF7304).

The maximum output current \( I_{\text{MAX}} \) determines the \( R_{\text{DS(on)}} \) requirement for the two power MOSFETs. When the ADP1148 is operating in continuous mode, the simplifying assumption can be made that one of the two MOSFETs is always conducting the average load current. The duty cycles for the MOSFET and diode are given by:

\[ \text{P-Ch Duty Cycle} = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \]

\[ \text{N-Ch Duty Cycle} = \left( V_{\text{IN}} - V_{\text{OUT}} \right) \frac{V_{\text{OUT}}}{V_{\text{IN}}} \]

From the duty cycle the required \( R_{\text{DS(on)}} \) for each MOSFET can be derived:

\[ \text{P-Ch} \quad R_{\text{DS(on)}} = \frac{V_{\text{IN}}}{I_{\text{MAX}}} \left( \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times I_{\text{MAX}} \times (1 + d_P) \right) \]

\[ \text{N-Ch} \quad R_{\text{DS(on)}} = \frac{V_{\text{IN}}}{I_{\text{MAX}}} \left( \frac{V_{\text{IN}}}{V_{\text{OUT}}} - I_{\text{MAX}} \times (1 + d_N) \right) \]

where \( d_P \) and \( d_N \) are the allowable power dissipations and \( d_P \) and \( d_N \) are the temperature dependency of \( R_{\text{DS(on)}} \). \( P_P \) and \( P_N \) will be determined by efficiency and/or thermal requirements (see Efficiency). \((1+d)\) is generally given for a MOSFET in the form of a normalized \( R_{\text{DS(on)}} \) vs. temperature curve, but \( d = 0.007/\text{°C} \) can be used as an approximation for low voltage MOSFETs.

The Schottky diode D1 shown in Figure 1 conducts only during the deadtime between the conduction of the two power MOSFETs. D1's purpose is to prevent the body-diode of the N-channel MOSFET from turning on and storing charge during the dead time, which could cost as much as 1% in efficiency. D1 should be selected for forward voltage of less than 0.5 V when conducting \( I_{\text{MAX}} \).

**C_{\text{IN}} and C_{\text{OUT}} Selection**

In continuous mode, the source current of the P-channel MOSFET is a square wave of duty cycle \( V_{\text{OUT}}/V_{\text{IN}} \). To prevent large voltage transients, a low ESR input capacitor sized for the maximum rms current must be used. The maximum rms capacitor current is given by:

\[ I_{\text{RMS}} = \sqrt{\frac{P_{\text{IN}}}{2}} \]

\[ I_{\text{RMS}} = \sqrt{\frac{P_{\text{OUT}}}{2}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \]

This formula has a maximum at \( V_{\text{IN}} = 2 \times V_{\text{OUT}} \), where \( I_{\text{RMS}} = I_{\text{OUT}}/2 \). This simple worst case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there is any question.
An additional 0.1 µF – 1 µF ceramic bypass capacitor is advised on VIN Pin 3 parallel with Cin. The selection of Crop is driven by the required effective series resistance (ESR). The ESR of Crop must be less than twice the value of RSENSE for proper operation of the ADP1148:

\[ C_{OUT} \text{ required ESR} < 2 \text{ RSENSE}. \]

Optimum efficiency is obtained by making the ESR equal to RSENSE. As the ESR is increased up to 2 RSENSE, the efficiency degrades by less than 1%.

Manufacturers such as Sprague, and United Chemical should be considered for high performance capacitors. The OS-CON semiconductor dielectric capacitor has the lowest ESR for its size, at a somewhat higher price. Once the ESR requirement for Crop has been met, the RMS current rating generally far exceeds the ripple (P-P) requirement.

In surface-mount applications multiple capacitors may have to be paralleled to meet the capacitance, ESR, or RMS current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface-mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. Consult the manufacturer for other specific recommendations. The COUT output filter capacitor has to be sized correctly to avoid excessive ripple voltages at low frequencies. See Figure 5 for output capacitor selection.

**Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in dc (resistive) load current. When a load step occurs, VOUT shifts by an amount equal to D1LOAD x ESR, where ESR is the effective series resistance of Crop. D1LOAD also begins to charge or discharge Crop until the regulator loop adapts to the current change and returns VOUT to its steady-state value. During this recovery time VOUT can be monitored for overshoot or ringing which would indicate a stability problem. The external components on the ITH pin shown in the Figure 1 circuit will provide adequate compensation for most applications.

A second, more severe transient is caused by switching in loads with large (>1 mF) supply bypass capacitors. The discharge bypass capacitors are effectively put in parallel with Crop, causing a rapid drop in VOUT. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the inrush current to these capacitors below the current limit of the circuit.

**Efficiency**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

\[ \% \text{ Efficiency} = 100\% - (L1 + L2 + L3 + \ldots) \]

where L1, L2, etc. are the individual losses as a percentage of input power. (For high efficiency circuits only small errors are incurred by expressing losses as a percentage of output power.)

Although all dissipative elements in the circuit produce losses, three main sources usually account for most of the losses in ADP1148 circuits:

1. ADP1148 dc bias current,
2. MOSFET gate charge currents,
3. \(I^2R\) losses.

1. The dc supply current is the current which flows into VIN Pin 3 less the gate charge current. For \(V_{IN} = 10 \text{ V}\) the ADP1148 dc supply current is 160 µA for no load, and increases proportionally with load up to a constant 1.6 mA after the ADP1148 has entered continuous mode. Because the dc bias current is drawn from VIN, the resulting loss increases with input voltage. For \(V_{IN} = 10 \text{ V}\) the dc bias losses are generally less than 1% for load currents over 30 mA. However, at very low load currents the dc bias current accounts for nearly all of the loss.

2. MOSFET gate charge currents result from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from VIN to ground. The resulting dQ/dt is a current out of VIN which is typically much larger than the dc supply current. In continuous mode, \(I_{GATECHG} = f (Q_P + Q_N)\). The typical gate charge for a 100 µΩ N-channel power MOSFET is 25 nC and for the P-channel about twice that value. This results in gate charge losses of 7.5 mA in 100 kHz continuous operation for a 2% to 3% typical midcurrent loss with \(V_{IN} = 10 \text{ V}\).

Note that the gate charge loss increases directly with both input voltage and operating frequency. This is the principal reason why the highest efficiency circuits operate at moderate frequencies. Furthermore, it argues against using a larger MOSFET than necessary to control \(I^2R\) losses.

3. \(I^2R\) losses are easily predicted from the dc resistances of the MOSFET, inductor, and current shunt. In continuous mode the average output current flows through L and RSENSE, but is “chopped” between the P-channel and N-channel MOSFETs. If the two MOSFETs have about the same \(R_{DS(on)}\), the resistance of one MOSFET can be simply summed with the resistances of L and RSENSE to obtain \(I^2R\) losses. For example, if each \(R_{DS(on)} = 100 \text{ mΩ}, R_L = 150 \text{ mΩ},\) and \(RSENSE = 50 \text{ mΩ}\), then the total resistance is 300 mΩ. This results in losses ranging from 3% to 10% as the output current increases from 0.5 A to 2 A. \(I^2R\) losses cause the efficiency to roll-off at high output currents.

Figure 6 shows how the efficiency losses in a typical ADP1148 regulator. The gate charge loss is responsible for the majority of the efficiency lost in the midcurrent region. If power saving mode operation was not employed at low currents, the gate charge loss alone would cause the efficiency to drop to unacceptable levels. With power saving mode operation, the dc supply current represents the lone (and unavoidable) loss component which continues to become a higher percentage as output current is reduced. As expected, the \(I^2R\) losses dominate at high load currents. Other losses including Cin and Crop ESR dissipative losses, MOSFET switching losses, Schottky conduction losses during deadtime and inductor core losses, generally account for less than 2% total additional loss.
Now allow VIN to drop to its minimum value. At lower input efficiency.

R1 located close to the ADP1148. To prevent a stray pickup, a 100 pF capacitor is suggested across 

VOUT, or an internal short of the P-channel device which causes the output voltage to go above a maximum allowable value can be detected by external circuitry. Turning on the N-channel MOSFET when this fault is detected will cause large currents to flow and blow the system fuse.

The N-channel MOSFET needs to be sized so it will safely handle this over current condition. The typical delay from pulling the C_T pin high and the N drive, Pin 14 going high is 250 ns. Note: Under shutdown conditions, the N-channel MOSFET is held OFF and pulling the C_T pin high will not cause the N-channel MOSFET to crowbar the output.

A simple N-channel FET can be used as an interface between the overvoltage detect circuitry and the ADP1148 as shown in Figure 16.

**Output Crowbar**

An added feature to using an N-channel MOSFET as the synchronous switch is the ability to crowbar the output with the same MOSFET. Pulling the timing cap C_T pin above 1.5 V when the output voltage is greater than the desired regulated value will turn “on” the N-channel MOSFET and turn “off” the P-channel MOSFET.

A fault condition such as an external short between VIN and VOUT, or an internal short of the P-channel device which causes the output voltage to go above a maximum allowable value can be detected by external circuitry. Turning on the N-channel MOSFET when this fault is detected will cause large currents to flow and blow the system fuse.

The N-channel MOSFET needs to be sized so it will safely handle this over current condition. The typical delay from pulling the C_T pin high and the N drive, Pin 14 going high is 250 ns.

Note: Under shutdown conditions, the N-channel MOSFET is held OFF and pulling the C_T pin high will not cause the N-channel MOSFET to crowbar the output.

A simple N-channel FET can be used as an interface between the overvoltage detect circuitry and the ADP1148 as shown in Figure 16.

**Troubleshooting**

Since efficiency is critical to ADP1148 applications, it is very important to verify that the circuit is functioning correctly in both continuous and power saving mode operation. The waveform to monitor is the voltage on the timing capacitor C_T pin.

In continuous mode (I_LOAD > I_POWER SAVING MODE), the voltage on the C_T pin should be a sawtooth with a 0.9 V p-p swing. This voltage should never dip below 2 V as shown in Figure 17a.

When load currents are low (I_LOAD < I_POWER SAVING MODE), power saving mode operation occurs. The voltage on the C_T pin now falls to ground for periods of time as shown in Figure 17b. If the C_T pin is observed falling to ground at high output currents, it indicates poor decoupling or improper grounding. Refer to the Board Layout list.

**Auxiliary Windings**

The ADP1148 synchronous switch removes the normal limitation that power must be drawn from the inductor primary winding in order to extract power from auxiliary windings. With synchronous switching, auxiliary outputs may be loaded without regard to the primary output load, providing that the loop remains in continuous mode operation.

**ADP1148 Adjustable Applications**

When an output voltage other than 3.3 V or 5 V is required, the ADP1148 adjustable version is used with an external resistive divider from VOUT to VFB Pin 9. The regulated voltage is determined by:

\[ V_{OUT} = 1.25 \times (1 + \frac{R_2}{R_1}) \]

To prevent a stray pickup, a 100 pF capacitor is suggested across R1 located close to the ADP1148.

Figure 16. Output Crowbar Interface

Figure 17. C_T Waveforms
Board Layout

When laying out the printed circuit board, the following check list should be used to ensure proper operation of the ADP1148. These items are also illustrated graphically in the layout diagram of Figure 18. Check the following in your layout:

1) Are the signal and power grounds segregated? The ADP1148 SIGNAL GND (Pin 11) must return to the (–) plate of COUT. The power ground returns to the source of the N-channel MOSFET, anode of the Schottky diode, and (–) plate of CIN, which should have as short lead lengths as possible.

2) Does the ADP1148 SENSE(–), (Pin 7), connect to a point close to RSENSE and the (+) plate of COUT? In adjustable versions the resistive divider R1, R2 must be connected between the (+) plate of COUT and signal ground.

3) Are the SENSE(–) and SENSE(+) leads routed together with minimum PC trace spacing? The 1000 pF capacitor between Pins 7 and 8 should be as close as possible to the ADP1148.

4) Does the (+) plate of CIN connect to the source of the P-channel MOSFET as closely as possible? This capacitor provides the ac current to the P-channel MOSFET.

5) Is the input decoupling capacitor (1 µF) connected closely between VIN (Pin 3) and POWER GND (Pin 12)? This capacitor carries the MOSFET driver peak currents.

6) Is INTVCC (Pin 5) decoupled with a 10 nF capacitor to signal ground?

7) Is the SHUTDOWN (Pin 10) actively pulled to ground during normal operation? The Shutdown pin is high impedance and must not be allowed to float.

To prevent noise spikes from erroneously tripping the current comparator, a 1000 pF capacitor is needed across Sense(–) and Sense(+).

Figure 18. ADP1148 Layout Diagram (See Board Layout)
Figure 19. ADP1148 Low Dropout, 3.3 V/1 A High Efficiency Regulator

Figure 20. 4 V to 9 V Input Voltage to -5 V/1.4 A Regulator
Figure 21. Logic Selectable 5 V/1 A or 3.3 V/2 A High Efficiency Regulator
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).

14-Lead Plastic DIP
(N-14)

14-Lead Plastic SO
(SO-14)