I - INTRODUCTION

The STLC7546 is a high resolution analog-to-digital and digital-to-analog converter targeted for V.34 and 56Kbps modem and consumer audio applications. This device has a 16 bit oversampling ADC and DAC, filters and control logic for the serial interface. The oversampling ratio consequently the sampling frequency for the ADC and DAC are user programmable. The device's operation is controlled by reading the 16-bit information control register.

The major functions of the STLC7546 are:
- To convert the audio-signal to 16-bit 2's complement data format through ADC channel.
- To convert 16-bit 2's complement data from a digital signal processor to an audio signal through the DAC channel.
- To communicate with an external digital signal processor via serial interface logic.

To save power, the low-power reset mode can be used to reduce the power consumption to less than 1mW (typ. 50µW).

---

### CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>1</td>
</tr>
<tr>
<td>II</td>
<td>2</td>
</tr>
<tr>
<td>II.1</td>
<td>2</td>
</tr>
<tr>
<td>II.2</td>
<td>2</td>
</tr>
<tr>
<td>II.3</td>
<td>3</td>
</tr>
<tr>
<td>II.4</td>
<td>3</td>
</tr>
<tr>
<td>III</td>
<td>4</td>
</tr>
<tr>
<td>III.1</td>
<td>4</td>
</tr>
<tr>
<td>III.2</td>
<td>4</td>
</tr>
<tr>
<td>III.2.1</td>
<td>4</td>
</tr>
<tr>
<td>III.2.2</td>
<td>4</td>
</tr>
<tr>
<td>IV</td>
<td>5</td>
</tr>
<tr>
<td>IV.1</td>
<td>5</td>
</tr>
<tr>
<td>IV.2</td>
<td>5</td>
</tr>
<tr>
<td>IV.3</td>
<td>5</td>
</tr>
<tr>
<td>V</td>
<td>6</td>
</tr>
<tr>
<td>V.1</td>
<td>6</td>
</tr>
<tr>
<td>V.1.1</td>
<td>6</td>
</tr>
<tr>
<td>V.1.2</td>
<td>10</td>
</tr>
<tr>
<td>VI</td>
<td>13</td>
</tr>
<tr>
<td>VI.1</td>
<td>13</td>
</tr>
<tr>
<td>VI.2</td>
<td>13</td>
</tr>
<tr>
<td>VI.3</td>
<td>16</td>
</tr>
</tbody>
</table>

---

**The STLC7546 is a high resolution analog-to-digital and digital-to-analog converter targeted for V.34 and 56Kbps modem and consumer audio applications.**

---
II - DIGITAL INTERFACE (9 Pins)
The STLC7546 is a very simple device to use thanks to the preprogrammed filters and its only one control register. In a short time you will be familiar to the high efficiency integration function.

II.1 - Data Exchange
The data exchange (DATA and CONTROL) are done through the pins Data in (Din) and Data out (Dout) (see Table 1).

II.2 - Mode Selection
Two modes of serial transfer are available:
- First : Software mode for 15-bit transmit data transfer and 16-bit receive data transfer
- Second : hardware mode for 16-bit data transfer.
Both modes are selected by the Hardware Control pins (HC0, HC1) (see Table 2).

The data to the device, input/output are MSB-first in 2’s complement format (see Figure 1).
When Control Mode is selected, the device will internally generate an additional Frame Synchronization Pulse (Secondary Frame Synchronization Pulse) at the midpoint of the original Frame Period. The Original Frame Synchronization Pulse will also be referred to as the Primary Frame Synchronization Pulse.

**Table 1**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Data Mode</th>
<th>Control Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Din</td>
<td>Word is input of the DAC</td>
<td>Data word followed by control register word</td>
</tr>
<tr>
<td>Dout</td>
<td>Word is ADC conversion result</td>
<td>Data word followed by register read</td>
</tr>
</tbody>
</table>

**Table 2 : Mode Selection**

<table>
<thead>
<tr>
<th>HC1</th>
<th>HC0</th>
<th>LSB</th>
<th>Useful Data</th>
<th>Secondary FSYNC</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>15bits</td>
<td>No</td>
<td>Software Mode for Data Transfer only.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>15bits (+16bits reg.)</td>
<td>Yes</td>
<td>Software Mode for Data Transfer + Control Register Transfer.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>X</td>
<td>16bits</td>
<td>No</td>
<td>Hardware Mode for Data Transfer only.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>16bits (+16bits reg.)</td>
<td>Yes</td>
<td>Hardware Mode for Data Transfer + Control Register Transfer.</td>
</tr>
</tbody>
</table>

**Figure 1 : Data Mode**

**Figure 2 : Access Register Mode (obtained also with LSB data = “1”)**
II - DIGITAL INTERFACE (9 Pins) (continued)

II.3 - Clocks Signals
- MCLK: Master Clock Input. This signal is the over-sampling clock of the D/A and A/D converter. It also provides the clocks of the serial interface (Fs, SCLK). The master clock is equal to Fs x OVER (OVER = oversampling ratio = 64, 96, 128, 160 or 192). For proper operation there must be no jitter on MCLK.
- Fs: Frame Synchronization (Sampling frequency) signal generated internally goes low on rising edge of SCLK. This signal indicates that the STLC7546 is ready to send or receive data.
- SCLK: Serial bit clock clocks data into Din and out of Dout during Fs. SCLK = MCLK

The clock generator provides, via an internal PLL, the clocks needed for the computation in the digital section (PCLK = Processing Clock). The MCLK clock is used by the PLL for the clock reference.

Thanks to the control register, different configurations can be obtained for the clock generator. We use the bits D15 and D14 of the control register.

<table>
<thead>
<tr>
<th>D15</th>
<th>D14</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>PLL normal mode, TSD1 Pin is grounded internally</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>PLL open loop, TSD1 Pin = PCLK output (TEST3)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>PLL open loop, TSD1 Pin = PCLK input (TEST4)</td>
</tr>
</tbody>
</table>

Figure 3: Normal Mode

TEST3: see Figure 4
In this mode you can observe the Processing clock on Pin TSD1. Do not forget to connect externally the Pin VC1 and VC2 for the PLL loop.

TEST4: see Figure 5
If you are in the mode to enter the processing clock which is equal to 6 times the MCLK do not forget to provide the Master clock to the STLC7546.

II.4 - Reset - Power Down
RESET: The reset function is to initialize the internal counters and control register. A minimum low pulse of 100ns is required to reset the STLC7546. This reset initializes the serial data communications.

The reset will initialize the register to default value providing the following status for the STLC7546:
- Oversampling ratio equal to 160
- Serial interface in data mode
- DAC attenuation set to infinite
- ADC gain set to 0dB
- Differential input mode selected on ADC convertor
- Multiplexor set on main inputs IN+ and IN- After a reset the first frame synchronization corresponds to the primary channel.

POWER DOWN (PWRDWN): The PWRDWN powers down the entire chip (50μW). When this pin is set low the internally programmed state is maintained. Full operation can be resumed within 5ms by putting back PWRDWN pin to High. When not used this pin should be tied to VDD.

Figure 4: TEST3

Figure 5: TEST4

Figure 6

STLC7546 - ANALOG FRONT-END
III - TEST FEATURES

Some test features have been introduced in the STLC7546 in order to help you for the debug. These features are accessed through the bit D13 and D12 of the control register or by setting a certain level on Pin Tstd2.

III.1 - Control Register Test Features

<table>
<thead>
<tr>
<th>D13</th>
<th>D12</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Normal Mode</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Digital Test (TEST 1)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Analog Test (TEST 2)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

TEST 1: Digital Test (see Figure 7)

In order to test only the digital path, in this mode internally we connect the transmit output Noise Shaper to the Receive FIR filter. So the test does not depend on the analog hardware.

TEST 2: Analog Test (see Figure 8)

In order to check the analog hardware, in this mode we connect internally the sigma delta modulator output to the DAC (1 bit) input.

III.2 - Pin Tstd2 Features

In normal mode the pin Tstd2 is set to Ground (0V). Two different test features could be obtained by setting this pin to VDD or VDD/2.

III.2.1 - Tstd2 = VDD

In this configuration we force the transmit attenuator to 0dB. In that case you can test the complete device plus the analog interface by doing a RESET (see default configuration at Chapter II.4) and then you set the Pin Tstd2 to VDD and connect externally the Pin Dout to the Pin Din. You enter a sinewave on the input receive and you will get a sinewave at the transmit output. This feature is good to check your complete hardware without having doubt on your DSP software as this one is not used.

III.2.2 - Tstd2 = VDD / 2

In this configuration we connect internally the output of the transmit serial interface to the input of the receive serial interface. So you will be able to check what has really been taken into account in the device on the received data.
IV - DSP INTERFACE

The interface of the STLC7546 and a DSP is done through a SSI (Synchronous Serial Interface) or SERIAL PORT. Any well-known DSP on the market has such communication port.

We will see the interconnection for 3 types of DSP: SGS-THOMSON, MOTOROLA and TEXAS INSTRUMENTS.

IV.1 - SGS-THOMSON Microelectronics DSP

Figure 11

IV.2 - MOTOROLA DSP (see Figure 12)

The SSI of the 56000 family DSP must be programmed as following:

- SYN bit = 1 Synchronous mode
- GCK bit = 0 Continuous clock
- SCKD bit = 0 External source clock
- SCD2 bit = 0 SCK set to input mode
- FSL bit = 1 Frame sync length equal 1 bit
- WL1-WL0 bits = 10 Word length set to 16 bits
- DC4_DC0 bits = 0000 Number of time slot (1)

IV.3 - TEXAS INSTRUMENTS DSP (see Figure 13)

The SERIAL PORT of the TMS320C5x DSP family has to be programmed through the serial port control register as following:

- DLB bit = 1 With MCM=0 we have CLKX=CLKR (external)
- MCM bit = 0 External clock bit source
- FO bit = 0 Word length is 16 bits
- FSM bit = 1 Frame sync pulse required for each word
- TXM bit = 0 FSX pin is an input
V - ANALOG INTERFACE

STLC7546 is targeted for V.34bis standard and 56kbps new standard and for low-power application. Line interface has to present:
- good performances to allow high speed communication,
- a supply around 5V,
- small size to allow the modem to fit in portable applications for which low-power solutions are usually dedicated.

An overview of the proposed modem line interface is shown on Figure 14. The STLC7546 transmit and receive signals from the phone line via a duplexor (that isolates modem from phone line, filters and amplifies signal) and a bridge (to allow the modem to work even Tip and Ring are inverted).

A ring detect block signals to the digital controller via the RING signal incoming calls. Then the line is taken with an ON HOOK/OFF HOOK switch, and by driving a constant current (current driver block). The different blocks are detailed hereafter.

V.1 - Duplexor
V.1.1 - Differential Duplexor

This duplexor is also called hybrid for it interfaces the 2-wire bi-directional phone line in two separate differential and unidirectional lines to the codec (Transmit and Receive). A differential duplexor for the modem part is given on Figure 15. Hybrid performances are mainly depending on a good impedance matching with the phone line and a good Transmit rejection on the Receive input (loss).

Figure 14: Line Interface Overview

Figure 15: Differential Duplexor
V - ANALOG INTERFACE (continued)

A. Phone Line Impedance Matching

Impedance mismatches between line and DAA cause reflections and interference between Transmit and Receive signals giving echoes that limit modem speed. The impedance matching is related to the phone line impedance \( Z_{\text{line}} \) - that depends on the country, line length, and the signal frequency only the 600\( \Omega \) line impedance, will be considered in this application note.

Figure 16 shows the equivalent model of a line interface, where \( Z_0 \) is the duplexor equivalent impedance, \( R_P \) and \( R_S \) the transformer resistance, and \( Z_{\text{line}} \) the phone line impedance.

The impedance matching condition is:

\[
R_P + \frac{Z_0}{m^2} + R_S = Z_{\text{line}} \tag{1}
\]

Application:

The MIDCOM 671-8332 transformer used gives the following performances:
- \( R_P = 155 \\Omega \), \( R_S = 150 \\Omega \)
- turns ratio \( m = 1 \pm 1\% \)
- longitudinal balance : 40dB min.
- total harmonic distortion : 82dB
- insertion loss : 3.0dB Typ.

\( Z_{\text{line}} = 600 \\Omega \)\n
\( \text{[1]} = Z_0 = (Z_{\text{line}} - R_P) \cdot m^2 - R_S = 295 \\Omega \)

Impedance recommended by MIDCOM is 316\( \Omega \).

We take \( Z_0/2 = 160 \\Omega \).

**Note:** the capacitor \( C_2 \) is used to add a third external pole for DAC-channel noise rejection. Nevertheless, it can increase electrical echo on receive section. It is dependent on the phone line type.

B. Transmit Rejection

For full duplex communication a Transmit signal rejection on the Receive part is made by resistor \( R_1 \) and \( R_2 \). In that way, only the incoming phone line signal is present on the Receive output.

The loss of Transmit signal is given by (see Figure 17):

\[
\text{LOSS} = 20 \cdot \log \left( \frac{Z_{\text{EQ}}}{Z_{\text{EQ}} + Z_0} \cdot \frac{R_1}{R_1 + R_2} - \frac{R_2}{R_1 + R_2} \right) \tag{2}
\]

with \( Z_{\text{EQ}} \) being the equivalent impedance of the phone line impedance seen from the secondary of the transformer.

Maximum loss is achieved when:

\[
Z_{\text{EQ}} = R_2 \quad \text{and} \quad Z_0 = R_S + R_P \cdot m^2 + Z_{\text{line}} \cdot m^2 = 905 \\Omega 
\]

\[3 \Rightarrow R_1 = (Z_{\text{EQ}} + Z_0) \cdot R_2/Z_{\text{EQ}} = 27.07 \\Omega \]

We take \( R_1 = 27 \\Omega \).

\[2 \Rightarrow \text{Loss} = -59\text{dB} \text{ (theoretical value, resistor values should be certified at 1\% for good performances).} \]

\( C_1 = 330\text{nF} \).

\( C_1 \), \( R_1 \) improves the low frequency response. These values depend on the transfer function of the transformer. Filter transfer function made by \( C_1 \), \( R_1 \) must compensate for the loss in transformer at low frequencies. If a compensation is not needed, the capacitor \( C_1 \) can be suppressed.
C. Transmit Filter (see Figure 18)

A two-pole continuous-time external filter must follow the output pin in order to remove quantization noise. The filter characteristics are:

Transfer function with:

\[ H = G_T \cdot \frac{1}{1 + 2 \cdot x \cdot s + s^2} \quad \text{with} \quad s = j \frac{\omega}{2\pi \cdot f_C} \]

DC gain:

\[ G_T = \frac{R_6}{R_8} \]

Overvoltage factor:

\[ x = \frac{1}{2} \left( \sqrt{\frac{R_7}{R_6}} + \sqrt{\frac{R_6 \cdot R_7}{R_8}} \right) \cdot \sqrt{\frac{C_4}{2 \cdot C_3}} \]

Cutoff frequency:

\[ f_C = \frac{1}{2\pi \sqrt{R_7 \cdot R_6 \cdot C_4 \cdot C_3}} \quad \text{with} \quad f_C > 2 \cdot f_s \quad [4] \]

\( f_C \) must be at least twice the value of the sampling frequency. The filter also amplifies (with a gain \( G_T \)) the Transmit signal to compensate the loss (\( L_T \)) due to the divider made of resistor \( Z_0 \) and equivalent line impedance \( Z_{EQ} \). The gain condition that makes the codec maximum output level \( A_C \) to match with maximum phone line level \( A_L \) is:

\[ A_C \cdot L_T \cdot G_T = m \cdot A_L \]

with \( G_T = \frac{R_6}{R_8} \) and \( L_T = \frac{Z_{line}}{Z_0 + Z_{EQ}} \) \quad [5]

Application

DTMF level is considered as the highest level to be transmitted. Levels used in this application are:

- High group tone level : \(-9\text{dBV} + 2/-2.5 (1\text{VPP})\)
- Low group tone level : \(-11\text{dBV} + 2.5/-2 (0.80\text{VPP})\)

In consequence maximum DTMF signal level is within 1.38 and 2.32\text{VPP}. The maximum phone line level is set to 2.2\text{V} (corresponding to a 0\text{dBm single tone}).

\[ 2 \cdot A_L = 2.2\text{VPP} \quad (2 \cdot A_L \text{ because of differential structure}) \]

\( Z_0 = 320\Omega, \quad Z_{line} = 600\Omega, \quad Z_{EQ} = 905\Omega \) \quad [5] gives

\[ L_T = 0.490, \quad A_C = 1.25\text{V}, \quad m = 1 \]

[5] gives \( G_T = m \cdot \frac{A_L}{A_C \cdot L_T} = 1.795 = +5\text{dB} \)

Choosing \( R_6 = 22k\Omega \) gives \( R_8 = 13k\Omega \) (STLC7546 minimum load is 10k\Omega) and \( G_T = 2 \)

[6] \quad A_C \cdot G_T = 2.5\text{VPP} \]

Note : The maximum line level during V.34 communication is around 1.2\text{VPP}. This gives a maximum signal level on codec output pin around 0.6\text{VPP} \([1.2/(2 \cdot G_T \cdot L_T)]\) that gives a good dynamic with no distortion.

Sampling frequency : 9.6kHz gives \( f_C \approx 19.6kHz \)

choosing \( R_7 = 22k\Omega, \quad C_3 = 680\text{pF} \) and \( C_4 = 100\text{pF} \),

[4] gives \( f_C = 19.6kHz \)

Figure 18 : Transmit Filter

![figure18.png](image)
D. Receive Amplifier

Receive amplifier compensate with a gain $G_R$:
- the loss $L_R$ due to the resistor $R_1$ and $R_2$ divider,
- the loss $L_T$ due to the transformer, composed by the resistor $Z_O$ and the transformer impedance $R_S + R_p \cdot m^2$.

The gain condition that makes the maximum line level $A_L$ match with the maximum STLC7546 input level $A_S$ is:

**Application:**

$m = 1$

Maximum line level : 0dBm,
$2 \cdot A_L = 0dBm = 2.2V_{PP}$, $A_L = 1.1V_{PP}$,
$R_1 = 27k\Omega$, $R_2 = 20k\Omega$, $L_R = 0.57$,
$Z_O = 320\Omega$, $R_S = 150\Omega$, $R_p = 155\Omega$,
$L_T = 0.512$,
$A_S = 1.25V_{PP}$

$G_R = A_S / (A_L \cdot L_R \cdot L_T) = 3.89 = 11.8dB$

We take $R_3 = 22k\Omega$ and $R_4 = 15k\Omega$, gives $G_R = 3.93 = +11.90dB$.

Note : The maximum line level during V.34 communication is around 1.2V_{PP}. This gives a maximum signal level on codec input pin around 0.68V_{PP} $[(1.2 /2) \cdot L_R \cdot L_T \cdot G_R]$ that gives a good dynamic with no distortion.

Resistor $R_4$ has also the function of balancing signal TP1Rx+ and TP1Rx- to improve symmetry.

Note : $V_{a}$ is the average voltage between $V_{OUT}^+$ and $V_{out}^-$ that represents the output asymmetry. In ideal conditions it should be equal to 0.

The single pole anti-aliasing filter (R5, C6) removes high frequency noises. C6 must be put as close as possible to the chip. The cut-off frequency must be lower than one half of the oversampling frequency (i.e. lower than 460kHz).
V.1.2 - Low Cost DAA using A 1:1 Transformer

A duplexor for low-cost application is proposed on Figure 20. Performance depends mainly on a good impedance matching with the phone line and a good Transmit rejection on the Receive input (loss).

A. Phone Line Impedance Matching

See VI.1.1 Differential duplexor.

=> \( Z_\text{O} = 320\Omega \)

B. Receive Amplifier

The amplifier gain \( G_R \) (fixed by \( R_5 \) and \( R_7 \)) is chosen to compensate the loss \( (L_R) \) given by the divider composed by resistor \( Z_\text{O} \) and transformer impedance \( (R_S + R_p \cdot m^2) \), with \( V_\text{transmit} = 0 \) (see Figure 21). The condition to make maximum line level \( AL \) match with maximum codec input level \( A_S \) is:

Application:

\[
m = 1, \quad AL = 0\text{dBm} = 2.2V_{PP}, \quad R_S + R_p \cdot m^2 = 305\Omega, \quad Z_\text{O} = 320\Omega, \quad L_R = 0.512, \quad A_S = 1.25V_{PP}, \quad G_R = A_S / (m \cdot AL \cdot L_R) = 1.109 = +0.9\text{dB} \]

Choosing \( R_5 = 10k\Omega \) gives \( R_7 = 10k\Omega \) and \( GR = 1 \).

Note: The maximum line level during V.34 communication is around 1.2V_{PP}. This gives a maximum signal level on codec output pin around 0.6V_{PP} \( [1.2 \cdot m \cdot L_R + G_R] \) that gives a good dynamic with no distortion.

Figure 20: Low Cost Duplexor
C. Transmit Rejection

For full duplex communication a Transmit signal rejection is made on the Receive amplifier by subtracting the Vtransmit signal. The loss is given by:

\[
\text{LOSS} = \frac{V_{\text{Receive}}}{V_{\text{Transmit (no signal received)}}} \quad [7]
\]

\[
= 20 \cdot \log \left( \frac{Z_{\text{EQ}} + R_5}{R_7 + R_4 + R_6} \right)
\]

with \(Z_{\text{EQ}}\) the equivalent impedance of the phone line seen from the secondary. Maximum loss is achieved when:

\[
\frac{Z_{\text{EQ}}}{Z_{\text{EQ}} + Z_0} = \frac{R_4}{R_4 + R_6} \cdot \frac{R_7 + R_5}{R_5}
\]

**Application:**

R5 = 10kΩ, R6 = 24kΩ, R7 = 10kΩ, R4 = 14kΩ, ZEQ = 905Ω, Zo = 320Ω

[7] = LOSS = -54dB (Theoretical value, resistor values should be certified at 1% for good performances.)
V - ANALOG INTERFACE (continued)

D. Transmit filter

A two-pole continuous time external filter must follow the output pin in order to remove quantization noise. The filter characteristics are:

Transfer function:

\[ H = \frac{V_{OUT}}{V_{IN}} = G_T \cdot \frac{1}{1 + 2 \cdot x \cdot s + s^2} \]  

with \( s = j \frac{\omega}{2\pi \cdot f_C} \)

DC gain:

\[ G_T = \frac{R_3}{R_1} \]

Peak factor:

\[ x = \frac{1}{2} \left[ \sqrt{\frac{R_2}{R_3}} + \sqrt{\frac{R_2}{R_3} + \frac{R_2}{R_1}} \right] \sqrt{C_1} \]

Cutoff frequency:

\[ f_C = \frac{1}{2\pi \sqrt{R_2 \cdot R_3 \cdot C_1 \cdot C_2}} \]

with \( f_C > 2 \cdot f_S \) [8]

\( f_C \) must be at least twice the value of the sampling frequency.

The filter also amplifies (with a gain \( G_T \)) the Transmit signal to compensate the loss (\( L_T \)) due to the divider made of resistor \( Z_O \) and equivalent line impedance \( Z_{EQ} \). The condition that makes the codec maximum output level \( A_C \) match with maximum phone line level \( A_L \) is:

\[ A_C \cdot L_T \cdot G_T = m \cdot A_L \]

with \( G_T = \frac{R_3}{R_1} \) and \( L_T = \frac{Z_{line} \cdot m^2}{Z_O + Z_{EQ}} \) [9]

Application:

DTMF level is considered as the highest level to be transmitted. Levels used in this application are:

- High Group tone level is -9dBV +2/-2.5
- Low Group tone level is -11dBV +2.5/-2

- The level of the tone in the high group must be 1dB to 4dB higher than the level of the tone in the low group.

In consequence, maximum DTMF signal level is within 1.38 and 2.32Vpp. Maximum phone line level is set to 2.2V (corresponding to a 0dBm single tone).

\[ A_L = 2.2V_{PP}, \ m = 1, \]

\[ Z_{line} = 600\Omega, \ Z_{EQ} = 905\Omega, \ Z_0 = 320\Omega, \ L_T = 0.490, \]

\[ A_C = 2.5V_{PP}, \]

Choosing \( R_3 = 22k \Omega \), (STLC7546 minimum load is 10k\Omega), gives \( R_1 = 13k \Omega, \ G_T = 1.69 = +4.6dB \)

Note: The maximum line level during V.34 communication is around 1.2Vpp. This gives a maximum signal level on codec output pin around 0.6Vpp [1.2 \cdot m/2 \cdot G_{T} \cdot L_{T}]) that gives a good dynamic with no distortion.

\[ A_C \cdot G_T = 4.23V_{PP} \]

Figure 23 : Transmit Filter AC Schematic
VI - PERFORMANCES
We have seen 2 different kinds of analog interface:
- Case A: fully differential
- Case B: single-ended mono supply

VI.1 - Fully Differential
The measurements have been done with a RODHE&SCHWARZ AUDIO ANALYZER 2Hz-300kHz UPD.

Figure 24 is the output spectrum on the receive side, the analog input signal is at 1kHz / -9dBr (relative to VREF). We have the total harmonic distortion + noise equal to -85dB. The sampling frequency is 9.6kHz and the oversampling ratio equal to 160.

Figure 25 is the output spectrum on the receive side, the analog input signal is at 2kHz / -9dBr (relative to VREF). We have the total harmonic distortion + noise equal to -78dB. The sampling frequency is 22.5kHz and the oversampling ratio is equal to 96.

Figure 26 is the output spectrum is obtained in digital loop-back so we input an analog input signal on the receive side and we measure the analog output signal with rejector on fundamental (transmit and receive noise are added in this case).

The input level is -20dBr at frequency 1kHz.
In the following chart (Figures 28 and 29) we can see the complete dynamic range of the receive side alone and the receive plus transmit (in that case the transmit and receive noise are added).

The measurements have been done for two sampling frequency 9.6kHz and 22.5kHz.

VI.2 - Single-ended Application Board
The measurements have been done with a R&S audio analyzer and ST DSP emulator PC board.

Transmit Side (D/A)
We generate a digital waveform at 1kHz and the DSP send the word to the AFE whose output is connected to the R&S analyzer (Figures 27, 30).

Receive Side (A/D)
For testing the receive side we use a sine generator type 1051 from BRUEL & KJAER for the input signal and we perform a Fast Fourier Transform on the digital receive signal (Figures 31, 32).
VI - PERFORMANCES (continued)

Figure 25

Figure 26

Figure 27
VI - PERFORMANCES (continued)

**Figure 28**: $F_S = 9.6\,kHz$, MCLK = 1.536MHz and OVER = 160

**Figure 29**: $F_S = 22.5\,kHz$, MCLK = 2.16MHz and OSR = 96

**Figure 30**: $F_S = 9.6\,kHz$, MCLK = 1.536MHz and OSR = 160

**Figure 31**: $F_S = 9.6\,kHz$, MCLK = 1.536MHz and OSR = 160
VI - PERFORMANCES (continued)

VI.3 - Conclusions

We have seen different type of analog interface differential and single-ended. We observe difference of around 2dB between the two types. With standard two layers printed circuit board we have outstanding performances at least 92dB of dynamics.

Figure 32 : $F_S = 9.6kHz$, $MCLK = 1.536MHz$